[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v4 21/21] target-arm: A64: Register VBAR_EL3
From: |
Edgar E. Iglesias |
Subject: |
[Qemu-devel] [PATCH v4 21/21] target-arm: A64: Register VBAR_EL3 |
Date: |
Fri, 23 May 2014 10:42:18 +1000 |
From: "Edgar E. Iglesias" <address@hidden>
Reviewed-by: Peter Crosthwaite <address@hidden>
Signed-off-by: Edgar E. Iglesias <address@hidden>
---
target-arm/cpu.h | 2 +-
target-arm/helper.c | 5 +++++
2 files changed, 6 insertions(+), 1 deletion(-)
diff --git a/target-arm/cpu.h b/target-arm/cpu.h
index 3ccbd95..8d04385 100644
--- a/target-arm/cpu.h
+++ b/target-arm/cpu.h
@@ -198,7 +198,7 @@ typedef struct CPUARMState {
uint32_t c9_pmuserenr; /* perf monitor user enable */
uint32_t c9_pminten; /* perf monitor interrupt enables */
uint64_t mair_el1;
- uint64_t vbar_el[3]; /* vector base address register */
+ uint64_t vbar_el[4]; /* vector base address register */
uint32_t c13_fcse; /* FCSE PID. */
uint64_t contextidr_el1; /* Context ID. */
uint64_t tpidr_el0; /* User RW Thread register. */
diff --git a/target-arm/helper.c b/target-arm/helper.c
index ebe735b..0ba87dc 100644
--- a/target-arm/helper.c
+++ b/target-arm/helper.c
@@ -2114,6 +2114,11 @@ static const ARMCPRegInfo v8_el3_cp_reginfo[] = {
.type = ARM_CP_NO_MIGRATE,
.opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 0,
.access = PL3_RW, .fieldoffset = offsetof(CPUARMState, banked_spsr[7]) },
+ { .name = "VBAR_EL3", .state = ARM_CP_STATE_AA64,
+ .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 0,
+ .access = PL3_RW, .writefn = vbar_write,
+ .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[3]),
+ .resetvalue = 0 },
REGINFO_SENTINEL
};
--
1.8.3.2
- [Qemu-devel] [PATCH v4 12/21] target-arm: Add a feature flag for EL3, (continued)
- [Qemu-devel] [PATCH v4 12/21] target-arm: Add a feature flag for EL3, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 13/21] target-arm: Register EL2 versions of ELR and SPSR, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 11/21] target-arm: Add a feature flag for EL2, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 14/21] target-arm: Register EL3 versions of ELR and SPSR, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 15/21] target-arm: A64: Forbid ERET to higher or unimplemented ELs, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 16/21] target-arm: A64: Trap ERET from EL0 at translation time, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 17/21] target-arm: A64: Generalize ERET to various ELs, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 18/21] target-arm: A64: Generalize update_spsel for the various ELs, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 19/21] target-arm: Make vbar_write writeback to any CPREG, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 20/21] target-arm: A64: Register VBAR_EL2, Edgar E. Iglesias, 2014/05/22
- [Qemu-devel] [PATCH v4 21/21] target-arm: A64: Register VBAR_EL3,
Edgar E. Iglesias <=
- Re: [Qemu-devel] [PATCH v4 00/21] target-arm: Preparations for A64 EL2 and 3, Peter Maydell, 2014/05/23