[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL 2/5] target-tricore: fix SLR_LD_W and SLR_LD_W_POSTIN
From: |
Bastian Koppelmann |
Subject: |
[Qemu-devel] [PULL 2/5] target-tricore: fix SLR_LD_W and SLR_LD_W_POSTINC insn being a 2 byte memory access insted of 4 |
Date: |
Mon, 11 May 2015 14:30:13 +0200 |
Signed-off-by: Bastian Koppelmann <address@hidden>
---
target-tricore/translate.c | 4 ++--
1 file changed, 2 insertions(+), 2 deletions(-)
diff --git a/target-tricore/translate.c b/target-tricore/translate.c
index d2cd640..663b2a0 100644
--- a/target-tricore/translate.c
+++ b/target-tricore/translate.c
@@ -3745,10 +3745,10 @@ static void decode_slr_opc(DisasContext *ctx, int op1)
tcg_gen_addi_tl(cpu_gpr_a[r2], cpu_gpr_a[r2], 2);
break;
case OPC1_16_SLR_LD_W:
- tcg_gen_qemu_ld_tl(cpu_gpr_d[r1], cpu_gpr_a[r2], ctx->mem_idx,
MO_LESW);
+ tcg_gen_qemu_ld_tl(cpu_gpr_d[r1], cpu_gpr_a[r2], ctx->mem_idx,
MO_LESL);
break;
case OPC1_16_SLR_LD_W_POSTINC:
- tcg_gen_qemu_ld_tl(cpu_gpr_d[r1], cpu_gpr_a[r2], ctx->mem_idx,
MO_LESW);
+ tcg_gen_qemu_ld_tl(cpu_gpr_d[r1], cpu_gpr_a[r2], ctx->mem_idx,
MO_LESL);
tcg_gen_addi_tl(cpu_gpr_a[r2], cpu_gpr_a[r2], 4);
break;
}
--
2.4.0
- [Qemu-devel] [PULL 0/5] tricore-patches, Bastian Koppelmann, 2015/05/11
- [Qemu-devel] [PULL 2/5] target-tricore: fix SLR_LD_W and SLR_LD_W_POSTINC insn being a 2 byte memory access insted of 4,
Bastian Koppelmann <=
- [Qemu-devel] [PULL 3/5] target-tricore: fix BO_OFF10_SEXT calculating the wrong offset, Bastian Koppelmann, 2015/05/11
- [Qemu-devel] [PULL 1/5] target-tricore: Fix LOOP using wrong register for compare, Bastian Koppelmann, 2015/05/11
- [Qemu-devel] [PULL 4/5] target-tricore: fix rslcx restoring the upper context instead of the lower, Bastian Koppelmann, 2015/05/11
- [Qemu-devel] [PULL 5/5] target-tricore: fix rfe not restoring the PC, Bastian Koppelmann, 2015/05/11
- Re: [Qemu-devel] [PULL 0/5] tricore-patches, Peter Maydell, 2015/05/11