[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCHv2] target-arm: Implement AArch64 OSLSR_EL1 sysreg
From: |
Davorin Mista |
Subject: |
[Qemu-devel] [PATCHv2] target-arm: Implement AArch64 OSLSR_EL1 sysreg |
Date: |
Mon, 5 Oct 2015 12:56:33 -0700 |
Added oslsr_write function to OSLAR_EL1 sysreg, using a status variable
in ARMCPUState struct (os_lock_status).
Linux reads from this register during its suspend/resume procedure.
Signed-off-by: Davorin Mista <address@hidden>
---
Changed in v2:
-switched from using dummy registers to an actual register implementation
-implemented write function for OSLAR_EL1 sysreg
-added state variable to ARMCPUState struct
Signed-off-by: Davorin Mista <address@hidden>
---
target-arm/cpu.h | 3 +++
target-arm/helper.c | 16 +++++++++++++++-
2 files changed, 18 insertions(+), 1 deletion(-)
diff --git a/target-arm/cpu.h b/target-arm/cpu.h
index 5ea11a6..5aab654 100644
--- a/target-arm/cpu.h
+++ b/target-arm/cpu.h
@@ -500,6 +500,9 @@ typedef struct CPUARMState {
uint32_t cregs[16];
} iwmmxt;
+ /* OS Lock Status: accessed via OSLAR/OSLSR registers */
+ uint64_t os_lock_status;
+
/* For mixed endian mode. */
bool bswap_code;
diff --git a/target-arm/helper.c b/target-arm/helper.c
index 9d62c4c..a6fad7a 100644
--- a/target-arm/helper.c
+++ b/target-arm/helper.c
@@ -3147,6 +3147,13 @@ static void dcc_write(CPUARMState *env, const
ARMCPRegInfo *ri,
putchar(value);
}
+/* write to os_lock_status state variable */
+static void oslsr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t
value)
+{
+ /* only bit 1 can be modified, register is always 0b10x0 */
+ raw_write(env, ri, 8 + (value & 2));
+}
+
static const ARMCPRegInfo debug_cp_reginfo[] = {
/* DBGDRAR, DBGDSAR: always RAZ since we don't implement memory mapped
* debug components. The AArch64 version of DBGDRAR is named MDRAR_EL1;
@@ -3179,7 +3186,14 @@ static const ARMCPRegInfo debug_cp_reginfo[] = {
/* We define a dummy WI OSLAR_EL1, because Linux writes to it. */
{ .name = "OSLAR_EL1", .state = ARM_CP_STATE_BOTH,
.cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 4,
- .access = PL1_W, .type = ARM_CP_NOP },
+ .access = PL1_W, .resetvalue = 10,
+ .fieldoffset = offsetof(CPUARMState, os_lock_status),
+ .writefn = oslsr_write },
+ /* We define a dummy OSLSR_EL1, because Linux reads from it. */
+ { .name = "OSLSR_EL1", .state = ARM_CP_STATE_BOTH,
+ .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 4,
+ .access = PL1_R,
+ .fieldoffset = offsetof(CPUARMState, os_lock_status) },
/* Dummy OSDLR_EL1: 32-bit Linux will read this */
{ .name = "OSDLR_EL1", .state = ARM_CP_STATE_BOTH,
.cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 4,
--
2.6.0
- [Qemu-devel] [PATCHv2] target-arm: Implement AArch64 OSLSR_EL1 sysreg,
Davorin Mista <=