[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL 04/18] target-m68k: add addressing modes to scc
From: |
Laurent Vivier |
Subject: |
[Qemu-devel] [PULL 04/18] target-m68k: add addressing modes to scc |
Date: |
Fri, 28 Oct 2016 10:48:18 +0200 |
Signed-off-by: Laurent Vivier <address@hidden>
Reviewed-by: Richard Henderson <address@hidden>
---
target-m68k/translate.c | 40 ++++++++++++++++++++--------------------
1 file changed, 20 insertions(+), 20 deletions(-)
diff --git a/target-m68k/translate.c b/target-m68k/translate.c
index b407623..e595673 100644
--- a/target-m68k/translate.c
+++ b/target-m68k/translate.c
@@ -1008,25 +1008,6 @@ static void gen_jmpcc(DisasContext *s, int cond,
TCGLabel *l1)
free_cond(&c);
}
-DISAS_INSN(scc)
-{
- DisasCompare c;
- int cond;
- TCGv reg, tmp;
-
- cond = (insn >> 8) & 0xf;
- gen_cc_cond(&c, s, cond);
-
- tmp = tcg_temp_new();
- tcg_gen_setcond_i32(c.tcond, tmp, c.v1, c.v2);
- free_cond(&c);
-
- reg = DREG(insn, 0);
- tcg_gen_neg_i32(tmp, tmp);
- tcg_gen_deposit_i32(reg, reg, tmp, 0, 8);
- tcg_temp_free(tmp);
-}
-
/* Force a TB lookup after an instruction that changes the CPU state. */
static void gen_lookup_tb(DisasContext *s)
{
@@ -1106,6 +1087,24 @@ static void gen_jmp_tb(DisasContext *s, int n, uint32_t
dest)
s->is_jmp = DISAS_TB_JUMP;
}
+DISAS_INSN(scc)
+{
+ DisasCompare c;
+ int cond;
+ TCGv tmp;
+
+ cond = (insn >> 8) & 0xf;
+ gen_cc_cond(&c, s, cond);
+
+ tmp = tcg_temp_new();
+ tcg_gen_setcond_i32(c.tcond, tmp, c.v1, c.v2);
+ free_cond(&c);
+
+ tcg_gen_neg_i32(tmp, tmp);
+ DEST_EA(env, insn, OS_BYTE, tmp, NULL);
+ tcg_temp_free(tmp);
+}
+
DISAS_INSN(undef_mac)
{
gen_exception(s, s->pc - 2, EXCP_LINEA);
@@ -3136,7 +3135,8 @@ void register_m68k_insns (CPUM68KState *env)
INSN(jump, 4ec0, ffc0, M68000);
INSN(addsubq, 5000, f080, M68000);
INSN(addsubq, 5080, f0c0, M68000);
- INSN(scc, 50c0, f0f8, CF_ISA_A);
+ INSN(scc, 50c0, f0f8, CF_ISA_A); /* Scc.B Dx */
+ INSN(scc, 50c0, f0c0, M68000); /* Scc.B <EA> */
INSN(addsubq, 5080, f1c0, CF_ISA_A);
INSN(tpf, 51f8, fff8, CF_ISA_A);
--
2.7.4
- [Qemu-devel] [PULL 03/18] target-m68k: add exg ops, (continued)
- [Qemu-devel] [PULL 03/18] target-m68k: add exg ops, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 17/18] target-m68k: immediate ops manage word and byte operands, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 01/18] target-m68k: add bkpt instruction, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 07/18] target-m68k: add addressing modes to not, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 14/18] target-m68k: add addressing modes to neg, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 16/18] target-m68k: cmp manages word and bytes operands, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 13/18] target-m68k: introduce byte and word cc_ops, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 18/18] MAINTAINERS: update M68K entry, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 09/18] target-m68k: or can manage word and byte operands, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 06/18] target-m68k: Inline addx, subx, negx, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 04/18] target-m68k: add addressing modes to scc,
Laurent Vivier <=
- [Qemu-devel] [PULL 08/18] target-m68k: eor can manage word and byte operands, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 15/18] target-m68k: add/sub manage word and byte operands, Laurent Vivier, 2016/10/28
- [Qemu-devel] [PULL 12/18] target-m68k: some bit ops cleanup, Laurent Vivier, 2016/10/28
- Re: [Qemu-devel] [PULL 00/18] M68k part2 patches, Peter Maydell, 2016/10/28