[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL 0/7] riscv-pull queue
From: |
Alistair Francis |
Subject: |
[Qemu-devel] [PULL 0/7] riscv-pull queue |
Date: |
Wed, 27 Jun 2018 10:44:28 -0700 |
The following changes since commit 00928a421d47f49691cace1207481b7aad31b1f1:
Merge remote-tracking branch 'remotes/pmaydell/tags/pull-target-arm-20180626'
into staging (2018-06-26 18:23:49 +0100)
are available in the Git repository at:
address@hidden:alistair23/qemu.git tags/pull-riscv-pull-20180627
for you to fetch changes up to e5f5e16b67dc8a342f937bc00ebb2a6475e35050:
hw/riscv/sifive_u: Connect the Cadence GEM Ethernet device (2018-06-27
10:35:19 -0700)
----------------------------------------------------------------
RISC-V: SoCify SiFive boards and connect GEM
This series has three tasks:
1. To convert the SiFive U and E machines into SoCs and boards
2. To connect the Cadence GEM device to the SiFive U board
3. Fix some device tree problems with the SiFive U board
After this series the SiFive E and U boards have their SoCs split into
seperate QEMU objects, which can be used on future boards if desired.
The RISC-V Virt and Spike boards have not been converted. They haven't
been converted as they aren't physical boards, so it doesn't make a
whole lot of sense to split them into an SoC and board. The only
disadvantage with this is that they now differ to the SiFive boards.
This series also connect the Cadence GEM device to the SiFive U board.
There are some interrupt line changes requried before this is possible.
----------------------------------------------------------------
Alistair Francis (7):
hw/riscv/sifive_u: Create a SiFive U SoC object
hw/riscv/sifive_e: Create a SiFive E SoC object
hw/riscv/sifive_plic: Use gpios instead of irqs
hw/riscv/sifive_u: Set the soc device tree node as a simple-bus
hw/riscv/sifive_u: Set the interrupt controler number of interrupts
hw/riscv/sifive_u: Move the uart device tree node under /soc/
hw/riscv/sifive_u: Connect the Cadence GEM Ethernet device
default-configs/riscv32-softmmu.mak | 3 +-
default-configs/riscv64-softmmu.mak | 3 +-
hw/riscv/sifive_e.c | 102 +++++++++++++++++-------
hw/riscv/sifive_plic.c | 6 +-
hw/riscv/sifive_u.c | 151 +++++++++++++++++++++++++++++-------
hw/riscv/virt.c | 4 +-
include/hw/riscv/sifive_e.h | 16 +++-
include/hw/riscv/sifive_plic.h | 1 -
include/hw/riscv/sifive_u.h | 25 +++++-
9 files changed, 241 insertions(+), 70 deletions(-)
- [Qemu-devel] [PULL 0/7] riscv-pull queue,
Alistair Francis <=
- [Qemu-devel] [PULL 1/7] hw/riscv/sifive_u: Create a SiFive U SoC object, Alistair Francis, 2018/06/27
- [Qemu-devel] [PULL 2/7] hw/riscv/sifive_e: Create a SiFive E SoC object, Alistair Francis, 2018/06/27
- [Qemu-devel] [PULL 3/7] hw/riscv/sifive_plic: Use gpios instead of irqs, Alistair Francis, 2018/06/27
- [Qemu-devel] [PULL 4/7] hw/riscv/sifive_u: Set the soc device tree node as a simple-bus, Alistair Francis, 2018/06/27
- [Qemu-devel] [PULL 5/7] hw/riscv/sifive_u: Set the interrupt controler number of interrupts, Alistair Francis, 2018/06/27
- [Qemu-devel] [PULL 6/7] hw/riscv/sifive_u: Move the uart device tree node under /soc/, Alistair Francis, 2018/06/27
- [Qemu-devel] [PULL 7/7] hw/riscv/sifive_u: Connect the Cadence GEM Ethernet device, Alistair Francis, 2018/06/27
- Re: [Qemu-devel] [PULL 0/7] riscv-pull queue, Peter Maydell, 2018/06/28