[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH for-8.0 05/19] target/hexagon: Convert to 3-phase reset
From: |
Peter Maydell |
Subject: |
[PATCH for-8.0 05/19] target/hexagon: Convert to 3-phase reset |
Date: |
Thu, 24 Nov 2022 11:50:08 +0000 |
Convert the hexagon CPU class to use 3-phase reset, so it doesn't
need to use device_class_set_parent_reset() any more.
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
---
target/hexagon/cpu.h | 2 +-
target/hexagon/cpu.c | 12 ++++++++----
2 files changed, 9 insertions(+), 5 deletions(-)
diff --git a/target/hexagon/cpu.h b/target/hexagon/cpu.h
index 2a65a57bab3..794a0453fd4 100644
--- a/target/hexagon/cpu.h
+++ b/target/hexagon/cpu.h
@@ -137,7 +137,7 @@ typedef struct HexagonCPUClass {
CPUClass parent_class;
/*< public >*/
DeviceRealize parent_realize;
- DeviceReset parent_reset;
+ ResettablePhases parent_phases;
} HexagonCPUClass;
struct ArchCPU {
diff --git a/target/hexagon/cpu.c b/target/hexagon/cpu.c
index 03221fbdc28..658ca4ff783 100644
--- a/target/hexagon/cpu.c
+++ b/target/hexagon/cpu.c
@@ -281,14 +281,16 @@ static void hexagon_restore_state_to_opc(CPUState *cs,
env->gpr[HEX_REG_PC] = data[0];
}
-static void hexagon_cpu_reset(DeviceState *dev)
+static void hexagon_cpu_reset_hold(Object *obj)
{
- CPUState *cs = CPU(dev);
+ CPUState *cs = CPU(obj);
HexagonCPU *cpu = HEXAGON_CPU(cs);
HexagonCPUClass *mcc = HEXAGON_CPU_GET_CLASS(cpu);
CPUHexagonState *env = &cpu->env;
- mcc->parent_reset(dev);
+ if (mcc->parent_phases.hold) {
+ mcc->parent_phases.hold(obj);
+ }
set_default_nan_mode(1, &env->fp_status);
set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status);
@@ -339,11 +341,13 @@ static void hexagon_cpu_class_init(ObjectClass *c, void
*data)
HexagonCPUClass *mcc = HEXAGON_CPU_CLASS(c);
CPUClass *cc = CPU_CLASS(c);
DeviceClass *dc = DEVICE_CLASS(c);
+ ResettableClass *rc = RESETTABLE_CLASS(c);
device_class_set_parent_realize(dc, hexagon_cpu_realize,
&mcc->parent_realize);
- device_class_set_parent_reset(dc, hexagon_cpu_reset, &mcc->parent_reset);
+ resettable_class_set_parent_phases(rc, NULL, hexagon_cpu_reset_hold, NULL,
+ &mcc->parent_phases);
cc->class_by_name = hexagon_cpu_class_by_name;
cc->has_work = hexagon_cpu_has_work;
--
2.25.1
- [PATCH for-8.0 00/19] Convert most CPU classes to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 01/19] hw/core/cpu-common: Convert TYPE_CPU class to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 04/19] target/cris: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 07/19] target/loongarch: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 05/19] target/hexagon: Convert to 3-phase reset,
Peter Maydell <=
- [PATCH for-8.0 03/19] target/avr: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 02/19] target/arm: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 06/19] target/i386: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 08/19] target/m68k: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 09/19] target/microblaze: Convert to 3-phase reset, Peter Maydell, 2022/11/24
- [PATCH for-8.0 10/19] target/mips: Convert to 3-phase reset, Peter Maydell, 2022/11/24