[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-ppc] [PATCH v3 14/15] target-ppc: add maddhd and maddhdu instructi
From: |
Nikunj A Dadhania |
Subject: |
[Qemu-ppc] [PATCH v3 14/15] target-ppc: add maddhd and maddhdu instruction |
Date: |
Mon, 25 Jul 2016 22:50:39 +0530 |
maddhd: Multiply-Add High Doubleword
maddhdu: Multiply-Add High Doubleword Unsigned
Above two instruction are dual form and differ by 1 bit
(31st bit)
Multiplies two 64-bit registers (RA * RB), adds third register(RC) to
the result(quadword) and returns the higher dword in the target
register(RT).
Signed-off-by: Nikunj A Dadhania <address@hidden>
Reviewed-by: Richard Henderson <address@hidden>
---
target-ppc/translate.c | 25 +++++++++++++++++++++++++
1 file changed, 25 insertions(+)
diff --git a/target-ppc/translate.c b/target-ppc/translate.c
index 08fd820..785c486 100644
--- a/target-ppc/translate.c
+++ b/target-ppc/translate.c
@@ -7750,6 +7750,29 @@ static void gen_maddld(DisasContext *ctx)
tcg_gen_add_i64(cpu_gpr[rD(ctx->opcode)], t1, cpu_gpr[rC(ctx->opcode)]);
tcg_temp_free_i64(t1);
}
+
+/* maddhd maddhdu */
+static void gen_maddhd_maddhdu(DisasContext *ctx)
+{
+ TCGv_i64 lo = tcg_temp_new_i64();
+ TCGv_i64 hi = tcg_temp_new_i64();
+ TCGv_i64 t1 = tcg_temp_new_i64();
+
+ if (Rc(ctx->opcode)) {
+ tcg_gen_mulu2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
+ cpu_gpr[rB(ctx->opcode)]);
+ tcg_gen_movi_i64(t1, 0);
+ } else {
+ tcg_gen_muls2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
+ cpu_gpr[rB(ctx->opcode)]);
+ tcg_gen_sari_i64(t1, cpu_gpr[rC(ctx->opcode)], 63);
+ }
+ tcg_gen_add2_i64(t1, cpu_gpr[rD(ctx->opcode)], lo, hi,
+ cpu_gpr[rC(ctx->opcode)], t1);
+ tcg_temp_free_i64(lo);
+ tcg_temp_free_i64(hi);
+ tcg_temp_free_i64(t1);
+}
#endif /* defined(TARGET_PPC64) */
GEN_VXFORM_NOA(vclzb, 1, 28)
@@ -10368,6 +10391,8 @@ GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800,
PPC_ALTIVEC),
GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC),
#if defined(TARGET_PPC64)
+GEN_HANDLER_E(maddhd_maddhdu, 0x04, 0x18, 0xFF, 0x00000000, PPC_NONE,
+ PPC2_ISA300),
GEN_HANDLER_E(maddld, 0x04, 0x19, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300),
#endif
GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE),
--
2.7.4
- Re: [Qemu-ppc] [PATCH v3 06/15] target-ppc: add modulo dword operations, (continued)
- [Qemu-ppc] [PATCH v3 07/15] target-ppc: implement branch-less divw[o][.], Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 08/15] target-ppc: implement branch-less divd[o][.], Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 09/15] target-ppc: add cnttzd[.] instruction, Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 10/15] target-ppc: add cnttzw[.] instruction, Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 11/15] target-ppc: add cmpeqb instruction, Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 12/15] target-ppc: add setb instruction, Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 13/15] target-ppc: add maddld instruction, Nikunj A Dadhania, 2016/07/25
- [Qemu-ppc] [PATCH v3 14/15] target-ppc: add maddhd and maddhdu instruction,
Nikunj A Dadhania <=
- [Qemu-ppc] [PATCH v3 15/15] target-ppc: introduce opc4 for Expanded Opcode, Nikunj A Dadhania, 2016/07/25