[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH RESEND 04/10] target/ppc: Move mffsce to decodetree
From: |
Víctor Colombo |
Subject: |
[PATCH RESEND 04/10] target/ppc: Move mffsce to decodetree |
Date: |
Tue, 17 May 2022 13:47:38 -0300 |
Signed-off-by: Víctor Colombo <victor.colombo@eldorado.org.br>
---
target/ppc/insn32.decode | 1 +
target/ppc/translate/fp-impl.c.inc | 45 +++++++++++-------------------
target/ppc/translate/fp-ops.c.inc | 2 --
3 files changed, 18 insertions(+), 30 deletions(-)
diff --git a/target/ppc/insn32.decode b/target/ppc/insn32.decode
index 2cd5603353..a8535e5684 100644
--- a/target/ppc/insn32.decode
+++ b/target/ppc/insn32.decode
@@ -325,6 +325,7 @@ SETNBCR 011111 ..... ..... ----- 0111100000 -
@X_bi
MFFS 111111 ..... 00000 ----- 1001000111 . @X_t_rc
MFFSL 111111 ..... 11000 ----- 1001000111 - @X_t
+MFFSCE 111111 ..... 00001 ----- 1001000111 - @X_t
### Decimal Floating-Point Arithmetic Instructions
diff --git a/target/ppc/translate/fp-impl.c.inc
b/target/ppc/translate/fp-impl.c.inc
index 22b0605e24..4520edc439 100644
--- a/target/ppc/translate/fp-impl.c.inc
+++ b/target/ppc/translate/fp-impl.c.inc
@@ -607,7 +607,8 @@ static void gen_mffs(DisasContext *ctx)
tcg_temp_free_i64(t0);
}
-static void do_mffsc(int rt, uint64_t set_mask)
+static void do_mffsc(int rt, TCGv_i64 t1, uint64_t set_mask,
+ uint64_t clear_mask, uint32_t fpscr_mask)
{
TCGv_i64 fpscr;
@@ -618,6 +619,12 @@ static void do_mffsc(int rt, uint64_t set_mask)
tcg_gen_andi_i64(fpscr, fpscr, set_mask);
set_fpr(rt, fpscr);
+ if (fpscr_mask) {
+ tcg_gen_andi_i64(fpscr, fpscr, clear_mask);
+ tcg_gen_or_i64(fpscr, fpscr, t1);
+ gen_helper_store_fpscr(cpu_env, fpscr, tcg_constant_i32(fpscr_mask));
+ }
+
tcg_temp_free_i64(fpscr);
}
@@ -625,7 +632,7 @@ static bool trans_MFFS(DisasContext *ctx, arg_X_t_rc *a)
{
REQUIRE_FPU(ctx);
- do_mffsc(a->rt, 0xFFFFFFFFFFFFFFFFULL);
+ do_mffsc(a->rt, tcg_constant_i64(0), 0xFFFFFFFFFFFFFFFFULL, 0, 0);
if (a->rc) {
gen_set_cr1_from_fpscr(ctx);
}
@@ -638,39 +645,21 @@ static bool trans_MFFSL(DisasContext *ctx, arg_X_t *a)
REQUIRE_INSNS_FLAGS2(ctx, ISA300);
REQUIRE_FPU(ctx);
- do_mffsc(a->rt, FP_DRN | FP_STATUS | FP_ENABLES | FP_NI | FP_RN);
+ do_mffsc(a->rt, tcg_constant_i64(0),
+ FP_DRN | FP_STATUS | FP_ENABLES | FP_NI | FP_RN, 0, 0);
return true;
}
-/* mffsce */
-static void gen_mffsce(DisasContext *ctx)
+static bool trans_MFFSCE(DisasContext *ctx, arg_X_t *a)
{
- TCGv_i64 t0;
- TCGv_i32 mask;
-
- if (unlikely(!(ctx->insns_flags2 & PPC2_ISA300))) {
- return gen_mffs(ctx);
- }
-
- if (unlikely(!ctx->fpu_enabled)) {
- gen_exception(ctx, POWERPC_EXCP_FPU);
- return;
- }
-
- t0 = tcg_temp_new_i64();
-
- gen_reset_fpstatus();
- tcg_gen_extu_tl_i64(t0, cpu_fpscr);
- set_fpr(rD(ctx->opcode), t0);
+ REQUIRE_INSNS_FLAGS2(ctx, ISA300);
+ REQUIRE_FPU(ctx);
- /* Clear exception enable bits in the FPSCR. */
- tcg_gen_andi_i64(t0, t0, ~FP_ENABLES);
- mask = tcg_const_i32(0x0003);
- gen_helper_store_fpscr(cpu_env, t0, mask);
+ do_mffsc(a->rt, tcg_constant_i64(0), 0xFFFFFFFFFFFFFFFFULL,
+ ~FP_ENABLES, 0x0003);
- tcg_temp_free_i32(mask);
- tcg_temp_free_i64(t0);
+ return true;
}
static void gen_helper_mffscrn(DisasContext *ctx, TCGv_i64 t1)
diff --git a/target/ppc/translate/fp-ops.c.inc
b/target/ppc/translate/fp-ops.c.inc
index fe7dd1d1bb..46357a3c4c 100644
--- a/target/ppc/translate/fp-ops.c.inc
+++ b/target/ppc/translate/fp-ops.c.inc
@@ -75,8 +75,6 @@ GEN_HANDLER_E(fcpsgn, 0x3F, 0x08, 0x00, 0x00000000, PPC_NONE,
PPC2_ISA205),
GEN_HANDLER_E(fmrgew, 0x3F, 0x06, 0x1E, 0x00000001, PPC_NONE, PPC2_VSX207),
GEN_HANDLER_E(fmrgow, 0x3F, 0x06, 0x1A, 0x00000001, PPC_NONE, PPC2_VSX207),
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT),
-GEN_HANDLER_E_2(mffsce, 0x3F, 0x07, 0x12, 0x01, 0x00000000, PPC_FLOAT,
- PPC2_ISA300),
GEN_HANDLER_E_2(mffscrn, 0x3F, 0x07, 0x12, 0x16, 0x00000000, PPC_FLOAT,
PPC_NONE),
GEN_HANDLER_E_2(mffscrni, 0x3F, 0x07, 0x12, 0x17, 0x00000000, PPC_FLOAT,
--
2.25.1
- [PATCH RESEND 00/10] BCDA and mffscdrn implementations, Víctor Colombo, 2022/05/17
- [PATCH RESEND 01/10] target/ppc: Fix insn32.decode style issues, Víctor Colombo, 2022/05/17
- [PATCH RESEND 02/10] target/ppc: Move mffs[.] to decodetree, Víctor Colombo, 2022/05/17
- [PATCH RESEND 03/10] target/ppc: Move mffsl to decodetree, Víctor Colombo, 2022/05/17
- [PATCH RESEND 04/10] target/ppc: Move mffsce to decodetree,
Víctor Colombo <=
- [PATCH RESEND 06/10] target/ppc: Implement mffscdrn[i] instructions, Víctor Colombo, 2022/05/17
- [PATCH RESEND 05/10] target/ppc: Move mffscrn[i] to decodetree, Víctor Colombo, 2022/05/17
- [PATCH RESEND 07/10] target/ppc: Add flag for ISA v2.06 BCDA instructions, Víctor Colombo, 2022/05/17
- [PATCH RESEND 08/10] target/ppc: implement addg6s, Víctor Colombo, 2022/05/17
- [PATCH RESEND 09/10] target/ppc: implement cbcdtd, Víctor Colombo, 2022/05/17