[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v2 07/11] tests/tcg/ppc64: Add mffsce test
From: |
Víctor Colombo |
Subject: |
[PATCH v2 07/11] tests/tcg/ppc64: Add mffsce test |
Date: |
Mon, 23 May 2022 14:58:03 -0300 |
Add mffsce test to check both the return value and the new fpscr
stored in the cpu.
Signed-off-by: Víctor Colombo <victor.colombo@eldorado.org.br>
---
tests/tcg/ppc64/Makefile.target | 1 +
tests/tcg/ppc64le/Makefile.target | 1 +
tests/tcg/ppc64le/mffsce.c | 37 +++++++++++++++++++++++++++++++
3 files changed, 39 insertions(+)
create mode 100644 tests/tcg/ppc64le/mffsce.c
diff --git a/tests/tcg/ppc64/Makefile.target b/tests/tcg/ppc64/Makefile.target
index babd209573..331fae628e 100644
--- a/tests/tcg/ppc64/Makefile.target
+++ b/tests/tcg/ppc64/Makefile.target
@@ -11,6 +11,7 @@ endif
$(PPC64_TESTS): CFLAGS += -mpower8-vector
PPC64_TESTS += mtfsf
+PPC64_TESTS += mffsce
ifneq ($(CROSS_CC_HAS_POWER10),)
PPC64_TESTS += byte_reverse sha512-vector
diff --git a/tests/tcg/ppc64le/Makefile.target
b/tests/tcg/ppc64le/Makefile.target
index 5b0eb5e870..6ca3003f02 100644
--- a/tests/tcg/ppc64le/Makefile.target
+++ b/tests/tcg/ppc64le/Makefile.target
@@ -24,6 +24,7 @@ run-sha512-vector: QEMU_OPTS+=-cpu POWER10
run-plugin-sha512-vector-with-%: QEMU_OPTS+=-cpu POWER10
PPC64LE_TESTS += mtfsf
+PPC64LE_TESTS += mffsce
PPC64LE_TESTS += signal_save_restore_xer
PPC64LE_TESTS += xxspltw
diff --git a/tests/tcg/ppc64le/mffsce.c b/tests/tcg/ppc64le/mffsce.c
new file mode 100644
index 0000000000..20d882cb45
--- /dev/null
+++ b/tests/tcg/ppc64le/mffsce.c
@@ -0,0 +1,37 @@
+#include <stdlib.h>
+#include <stdint.h>
+#include <assert.h>
+
+#define MTFSF(FLM, FRB) asm volatile ("mtfsf %0, %1" :: "i" (FLM), "f" (FRB))
+#define MFFS(FRT) asm("mffs %0" : "=f" (FRT))
+#define MFFSCE(FRT) asm("mffsce %0" : "=f" (FRT))
+
+#define PPC_BIT_NR(nr) (63 - (nr))
+
+#define FP_VE (1ull << PPC_BIT_NR(56))
+#define FP_UE (1ull << PPC_BIT_NR(58))
+#define FP_ZE (1ull << PPC_BIT_NR(59))
+#define FP_XE (1ull << PPC_BIT_NR(60))
+#define FP_NI (1ull << PPC_BIT_NR(61))
+#define FP_RN1 (1ull << PPC_BIT_NR(63))
+
+int main(void)
+{
+ uint64_t frt, fpscr;
+ uint64_t test_value = FP_VE | FP_UE | FP_ZE |
+ FP_XE | FP_NI | FP_RN1;
+ MTFSF(0b11111111, test_value); /* set test value to cpu fpscr */
+ MFFSCE(frt);
+ MFFS(fpscr); /* read the value that mffsce stored to cpu fpscr */
+
+ /* the returned value should be as the cpu fpscr was before */
+ assert((frt & 0xff) == test_value);
+
+ /*
+ * the cpu fpscr last 3 bits should be unchanged
+ * and enable bits should be unset
+ */
+ assert((fpscr & 0xff) == (test_value & 0x7));
+
+ return 0;
+}
--
2.25.1
- [PATCH v2 00/11] BCDA and mffscdrn implementations, Víctor Colombo, 2022/05/23
- [PATCH v2 01/11] target/ppc: Fix insn32.decode style issues, Víctor Colombo, 2022/05/23
- [PATCH v2 02/11] target/ppc: Move mffscrn[i] to decodetree, Víctor Colombo, 2022/05/23
- [PATCH v2 03/11] target/ppc: Move mffsce to decodetree, Víctor Colombo, 2022/05/23
- [PATCH v2 04/11] target/ppc: Move mffsl to decodetree, Víctor Colombo, 2022/05/23
- [PATCH v2 05/11] target/ppc: Move mffs[.] to decodetree, Víctor Colombo, 2022/05/23
- [PATCH v2 06/11] target/ppc: Implement mffscdrn[i] instructions, Víctor Colombo, 2022/05/23
- [PATCH v2 07/11] tests/tcg/ppc64: Add mffsce test,
Víctor Colombo <=
- [PATCH v2 08/11] target/ppc: Add flag for ISA v2.06 BCDA instructions, Víctor Colombo, 2022/05/23
- [PATCH v2 09/11] target/ppc: implement addg6s, Víctor Colombo, 2022/05/23
- [PATCH v2 10/11] target/ppc: implement cbcdtd, Víctor Colombo, 2022/05/23
- [PATCH v2 11/11] target/ppc: implement cdtbcd, Víctor Colombo, 2022/05/23