[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH 19/24] exec: Declare tlb_hit*() in 'exec/cputlb.h'
From: |
Philippe Mathieu-Daudé |
Subject: |
[PATCH 19/24] exec: Declare tlb_hit*() in 'exec/cputlb.h' |
Date: |
Thu, 14 Nov 2024 02:13:04 +0100 |
Move CPU TLB related methods to "exec/cputlb.h".
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
---
include/exec/cpu-all.h | 23 -----------------------
accel/tcg/cputlb.c | 23 +++++++++++++++++++++++
2 files changed, 23 insertions(+), 23 deletions(-)
diff --git a/include/exec/cpu-all.h b/include/exec/cpu-all.h
index 1c8e0446d0..ccaa650b19 100644
--- a/include/exec/cpu-all.h
+++ b/include/exec/cpu-all.h
@@ -323,29 +323,6 @@ static inline int cpu_mmu_index(CPUState *cs, bool ifetch)
/* The two sets of flags must not overlap. */
QEMU_BUILD_BUG_ON(TLB_FLAGS_MASK & TLB_SLOW_FLAGS_MASK);
-/**
- * tlb_hit_page: return true if page aligned @addr is a hit against the
- * TLB entry @tlb_addr
- *
- * @addr: virtual address to test (must be page aligned)
- * @tlb_addr: TLB entry address (a CPUTLBEntry addr_read/write/code value)
- */
-static inline bool tlb_hit_page(uint64_t tlb_addr, vaddr addr)
-{
- return addr == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK));
-}
-
-/**
- * tlb_hit: return true if @addr is a hit against the TLB entry @tlb_addr
- *
- * @addr: virtual address to test (need not be page aligned)
- * @tlb_addr: TLB entry address (a CPUTLBEntry addr_read/write/code value)
- */
-static inline bool tlb_hit(uint64_t tlb_addr, vaddr addr)
-{
- return tlb_hit_page(tlb_addr, addr & TARGET_PAGE_MASK);
-}
-
#endif /* !CONFIG_USER_ONLY */
/* Validate correct placement of CPUArchState. */
diff --git a/accel/tcg/cputlb.c b/accel/tcg/cputlb.c
index 080cbcb34d..dba4831cd1 100644
--- a/accel/tcg/cputlb.c
+++ b/accel/tcg/cputlb.c
@@ -1220,6 +1220,29 @@ void tlb_set_page(CPUState *cpu, vaddr addr,
prot, mmu_idx, size);
}
+/**
+ * tlb_hit_page: return true if page aligned @addr is a hit against the
+ * TLB entry @tlb_addr
+ *
+ * @addr: virtual address to test (must be page aligned)
+ * @tlb_addr: TLB entry address (a CPUTLBEntry addr_read/write/code value)
+ */
+static inline bool tlb_hit_page(uint64_t tlb_addr, vaddr addr)
+{
+ return addr == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK));
+}
+
+/**
+ * tlb_hit: return true if @addr is a hit against the TLB entry @tlb_addr
+ *
+ * @addr: virtual address to test (need not be page aligned)
+ * @tlb_addr: TLB entry address (a CPUTLBEntry addr_read/write/code value)
+ */
+static inline bool tlb_hit(uint64_t tlb_addr, vaddr addr)
+{
+ return tlb_hit_page(tlb_addr, addr & TARGET_PAGE_MASK);
+}
+
/*
* Note: tlb_fill_align() can trigger a resize of the TLB.
* This means that all of the caller's prior references to the TLB table
--
2.45.2
- Re: [PATCH 15/24] exec: Declare tlb_set_page_full() in 'exec/cputlb.h', (continued)
- [PATCH 13/24] exec: Declare tlb_reset_dirty*() in 'exec/cputlb.h', Philippe Mathieu-Daudé, 2024/11/13
- [PATCH 16/24] exec: Declare tlb_set_page_with_attrs() in 'exec/cputlb.h', Philippe Mathieu-Daudé, 2024/11/13
- [PATCH 17/24] exec: Declare tlb_set_page() in 'exec/cputlb.h', Philippe Mathieu-Daudé, 2024/11/13
- [PATCH 19/24] exec: Declare tlb_hit*() in 'exec/cputlb.h',
Philippe Mathieu-Daudé <=
- [PATCH 18/24] exec: Declare tlb_flush*() in 'exec/cputlb.h', Philippe Mathieu-Daudé, 2024/11/13
- [PATCH 20/24] exec: Declare tlb_vaddr_to_host() in 'exec/cputlb.h', Philippe Mathieu-Daudé, 2024/11/13
- [PATCH 21/24] exec: Extract CPU physical memory API to 'sysemu/physmem-target.h', Philippe Mathieu-Daudé, 2024/11/13