discuss-gnuradio
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [Discuss-gnuradio] USRP1, FPGA and ADC clock


From: Matt Ettus
Subject: Re: [Discuss-gnuradio] USRP1, FPGA and ADC clock
Date: Fri, 11 Feb 2011 10:13:27 -0800
User-agent: Mozilla/5.0 (X11; U; Linux x86_64; en-US; rv:1.9.2.13) Gecko/20101209 Fedora/3.1.7-0.35.b3pre.fc14 Lightning/1.0b3pre Thunderbird/3.1.7


The FPGA and ADC are run off of the same clock, directly from the main oscillator. They need to be the same frequency. Why would you want to use different clocks?

Matt


On 02/10/2011 05:15 AM, Przemyslaw Dmochowski wrote:
Hi,

I was wonder how the RX and TX data from/to ADC is read by Altera FPGA.

I see from the schematics that FPGA and ADC take the clock from the same

output of AD9513.

 From Ad9862 I read that the ADC data is latched using CLKOUT1, but this
output is not connected

to FPGA, so at which moment is the data from ADC sampled by FPGA, with
which clock?

And the same question about latching the DAC data in AD9862 send from FPGA.

I looked at the clock and it looks distorted and I wanted

to separate the ADC and FPGA clocks.

Is it possible to drive the FPGA and ADC from different clock sources? Are

different frequencies for FPGA and ADC allowed?

Do the clocks have to be synchronized? If not how much phase shift between

ADC clock and FPGA clock is allowed?

Thanks,

Przemek



_______________________________________________
Discuss-gnuradio mailing list
address@hidden
http://lists.gnu.org/mailman/listinfo/discuss-gnuradio




reply via email to

[Prev in Thread] Current Thread [Next in Thread]